Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-14 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
11 Branch Trace Storage
Unavailable. (RO)
1 = Processor doesn’t
support branch trace
storage (BTS)
0 = BTS is supported
0F_0H
12 Precise Event Based
Sampling (PEBS)
Unavailable. (RO)
1 = PEBS is not supported;
0 = PEBS is supported.
06_0FH
15:13 Reserved
16 Enhanced Intel SpeedStep
Technology Enable. (R/W)
0= Enhanced Intel
SpeedStep Technology
disabled
1 = Enhanced Intel
SpeedStep Technology
enabled
06_0DH
17 Reserved
18 ENABLE MONITOR FSM.
(R/W)
When this bit is set to 0, the
MONITOR feature flag is not
set (CPUID.01H:ECX[bit
3] = 0). This indicates that
MONITOR/MWAIT are not
supported.
Software attempts to
execute MONITOR/MWAIT
will cause #UD when this bit
is 0.
When this bit is set to 1
(default), MONITOR/MWAIT
are supported
(CPUID.01H:ECX[bit 3] = 1).
0F_03H
Table B-2. IA-32 Architectural MSRs (Contd.)
Register Address Architectural MSR Name
and bit fields
(Former MSR Name) MSR/Bit Description
Introduced as
Architectural
MSR
Hex Decimal