Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-17
MODEL-SPECIFIC REGISTERS (MSRS)
23:16 Temperature Target.
the minimum temperature at
which PROCHOT# will be
asserted. The value is
degree C.
63:24 Reserved.
1D9H 473 IA32_DEBUGCTL
(MSR_DEBUGCTLA,
MSR_DEBUGCTLB)
Trace/Profile Resource
Control (R/W)
06_0EH
0 LBR: Setting this bit to 1
enables the processor to
record a running trace of the
most recent branches taken
by the processor in the LBR
stack.
06_01H
1 BTF: Setting this bit to 1
enables the processor to
treat EFLAGS.TF as single-
step on branches instead of
single-step on instructions.
06_01H
5:2 Reserved
6 TR: Setting this bit to 1
enables branch trace
messages to be sent.
06_0EH
7 BTS: Setting this bit enables
branch trace messages
(BTMs) to be logged in a BTS
buffer.
06_0EH
8 BTINT: When clear, BTMs are
logged in a BTS buffer in
circular fashion. When this
bit is set, an interrupt is
generated by the BTS
facility when the BTS buffer
is full.
06_0EH
9 1: BTS_OFF_OS: When set,
BTS or BTM is skipped if
CPL = 0.
06_0FH
Table B-2. IA-32 Architectural MSRs (Contd.)
Register Address Architectural MSR Name
and bit fields
(Former MSR Name) MSR/Bit Description
Introduced as
Architectural
MSR
Hex Decimal