Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-18 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
10 BTS_OFF_USR: When set,
BTS or BTM is skipped if CPL
> 0.
06_0FH
11 FREEZE_LBRS_ON_PMI:
When set, the LBR stack is
frozen on a PMI request.
If CPUID.01H:
ECX[15] = 1
12 FREEZE_PERFMON_ON_PMI:
When set, each ENABLE bit
of the global counter control
MSR are frozen (address
3BFH) on a PMI request
If CPUID.01H:
ECX[15] = 1
13 Reserved
14 FREEZE_WHILE_SMM: When
set, freezes perfmon and
trace messages while in
SMM
06_17H
63:15 Reserved
1F8H 473 IA32_PLATFORM_DCA_CA
P
DCA Capability (R) 06_0FH
200H 512 IA32_MTRR_PHYSBASE0
(MTRRphysBase0)
See Section 10.11.2.3,
“Variable Range MTRRs.
06_01H
201H 513 IA32_MTRR_PHYSMASK0 MTRRphysMask0 06_01H
202H 514 IA32_MTRR_PHYSBASE1 MTRRphysBase1 06_01H
203H 515 IA32_MTRR_PHYSMASK1 MTRRphysMask1 06_01H
204H 516 IA32_MTRR_PHYSBASE2 MTRRphysBase2 06_01H
205H 517 IA32_MTRR_PHYSMASK2 MTRRphysMask2 06_01H
206H 518 IA32_MTRR_PHYSBASE3 MTRRphysBase3 06_01H
207H 519 IA32_MTRR_PHYSMASK3 MTRRphysMask3 06_01H
208H 520 IA32_MTRR_PHYSBASE4 MTRRphysBase4 06_01H
209H 521 IA32_MTRR_PHYSMASK4 MTRRphysMask4 06_01H
20AH 522 IA32_MTRR_PHYSBASE5 MTRRphysBase5 06_01H
20BH 523 IA32_MTRR_PHYSMASK5 MTRRphysMask5 06_01H
20CH 524 IA32_MTRR_PHYSBASE6 MTRRphysBase6 06_01H
Table B-2. IA-32 Architectural MSRs (Contd.)
Register Address Architectural MSR Name
and bit fields
(Former MSR Name) MSR/Bit Description
Introduced as
Architectural
MSR
Hex Decimal