Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-24 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
390H 912 IA32_PERF_GLOBAL_OVF_
CTRL
(MSR_PERF_GLOBAL_OVF
_CTRL)
Global Performance Counter
Overflow Control (R/W)
If CPUID.0AH:
EAX[7:0] > 0
0 Set 1 to Clear Ovf_PMC0 bit If CPUID.0AH:
EAX[7:0] > 0
1 Set 1 to Clear Ovf_PMC1 bit If CPUID.0AH:
EAX[7:0] > 0
31:2 Reserved
32 Set 1 to Clear
Ovf_FIXED_CTR0 bit
If CPUID.0AH:
EAX[7:0] > 1
33 Set 1 to Clear
Ovf_FIXED_CTR1 bit
If CPUID.0AH:
EAX[7:0] > 1
34 Set 1 to Clear
Ovf_FIXED_CTR2 bit
If CPUID.0AH:
EAX[7:0] > 1
61:35 Reserved
62 Set 1 to Clear OvfBuf: bit If CPUID.0AH:
EAX[7:0] > 0
63 Set 1 to CondChg: bit If CPUID.0AH:
EAX[7:0] > 0
3F1H 1009 IA32_PEBS_ENABLE PEBS Control (R/W)
0 Enable PEBS on IA32_PMC0 06_0FH
63:36 Reserved
400H 1024 IA32_MC0_CTL MC0_CTL P6 Family
Processors
401H 1025 IA32_MC0_STATUS MC0_STATUS P6 Family
Processors
402H 1026 IA32_MC0_ADDR
1
MC0_ADDR P6 Family
Processors
403H 1027 IA32_MC0_MISC MC0_MISC P6 Family
Processors
404H 1028 IA32_MC1_CTL MC1_CTL P6 Family
Processors
Table B-2. IA-32 Architectural MSRs (Contd.)
Register Address Architectural MSR Name
and bit fields
(Former MSR Name) MSR/Bit Description
Introduced as
Architectural
MSR
Hex Decimal