Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-27
MODEL-SPECIFIC REGISTERS (MSRS)
486H 1158 IA32_VMX_CRO_FIXED0 Capability Reporting
Register of CR0 Bits Fixed
to 0. (R/O)
See Appendix G.7, “VMX-
Fixed Bits in CR0”
If
CPUID.01H:ECX.[
bit 5] = 1
487H 1159 IA32_VMX_CRO_FIXED1 Capability Reporting
Register of CR0 Bits Fixed
to 1. (R/O)
See Appendix G.7, “VMX-
Fixed Bits in CR0”
If
CPUID.01H:ECX.[
bit 5] = 1
488H 1160 IA32_VMX_CR4_FIXED0 Capability Reporting
Register of CR4 Bits Fixed
to 0. (R/O)
See Appendix G.8, “VMX-
Fixed Bits in CR4”
If
CPUID.01H:ECX.[
bit 5] = 1
489H 1161 IA32_VMX_CR4_FIXED1 Capability Reporting
Register of CR4 Bits Fixed
to 1. (R/O)
See Appendix G.8, “VMX-
Fixed Bits in CR4”
If
CPUID.01H:ECX.[
bit 5] = 1
48AH 1162 IA32_VMX_VMCS_ENUM Capability Reporting
Register of VMCS Field
Enumeration. (R/O).
See Appendix G.9, “VMCS
Enumeration”
If
CPUID.01H:ECX.[
bit 5] = 1
48BH 1163 IA32_VMX_PROCBASED_C
TLS2
Capability Reporting
Register of Secondary
Processor-based
VM-execution Controls.
(R/O)
See Appendix G.3.3,
“Secondary Processor-Based
VM-Execution Controls”
If (
CPUID.01H:ECX.[
bit 5] and
IA32_VMX_PROC
BASED_CTLS[bit
63])
Table B-2. IA-32 Architectural MSRs (Contd.)
Register Address Architectural MSR Name
and bit fields
(Former MSR Name) MSR/Bit Description
Introduced as
Architectural
MSR
Hex Decimal