Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-28 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
48CH 1164 IA32_VMX_EPT_VPID_CA
P
Capability Reporting
Register of EPT and VPID.
(R/O)
See Appendix G.10, “VPID
and EPT Capabilities”
If (
CPUID.01H:ECX.[
bit 5],
IA32_VMX_PROC
BASED_CTLS[bit
63], and either
IA32_VMX_PROC
BASED_CTLS2[bi
t 33] or
IA32_VMX_PROC
BASED_CTLS2[bi
t 37])
48DH 1165 IA32_VMX_TRUE_PINBAS
ED_CTLS
Capability Reporting
Register of Pin-based
VM-execution Flex
Controls. (R/O)
See Appendix G.3.1, “Pin-
Based VM-Execution
Controls”
If (
CPUID.01H:ECX.[
bit 5] = 1 and
IA32_VMX_BASI
C[bit 55] )
48EH 1166 IA32_VMX_TRUE_PROCBA
SED_CTLS
Capability Reporting
Register of Primary
Processor-based
VM-execution Flex
Controls. (R/O)
See Appendix G.3.2,
“Primary Processor-Based
VM-Execution Controls”
If(
CPUID.01H:ECX.[
bit 5] = 1 and
IA32_VMX_BASI
C[bit 55] )
48FH 1167 IA32_VMX_TRUE_EXIT_C
TLS
Capability Reporting
Register of VM-exit Flex
Controls. (R/O)
See Appendix G.4, “VM-Exit
Controls”
If(
CPUID.01H:ECX.[
bit 5] = 1 and
IA32_VMX_BASI
C[bit 55] )
490H 1168 IA32_VMX_TRUE_ENTRY_
CTLS
Capability Reporting
Register of VM-entry Flex
Controls. (R/O)
See Appendix G.5, “VM-Entry
Controls”
If(
CPUID.01H:ECX.[
bit 5] = 1 and
IA32_VMX_BASI
C[bit 55] )
Table B-2. IA-32 Architectural MSRs (Contd.)
Register Address Architectural MSR Name
and bit fields
(Former MSR Name) MSR/Bit Description
Introduced as
Architectural
MSR
Hex Decimal