Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-29
MODEL-SPECIFIC REGISTERS (MSRS)
600H 1536 IA32_DS_AREA DS Save Area. (R/W)
Points to the linear address
of the first byte of the DS
buffer management area,
which is used to manage the
BTS and PEBS buffers.
See Section 18.18.4, “Debug
Store (DS) Mechanism.”
0F_0H
63:0 The linear address of the
first byte of the DS buffer
management area, if IA-32e
mode is active.
31:0 The linear address of the
first byte of the DS buffer
management area, if not in
IA-32e mode.
63:32 Reserved iff not in IA-32e
mode.
802H 2050 IA32_EXT_XAPICID x2APIC ID Register. (R/O)
See x2APIC Specification
If (
CPUID.01H:ECX.[
bit 21] = 1 )
803H 2051 IA32_EXT_XAPIC_VERSIO
N
x2APIC Version Register.
(R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
808H 2056 IA32_EXT_XAPIC_TPR x2APIC Task Priority
Register. (R/W)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
80AH 2058 IA32_EXT_XAPIC_PPR x2APIC Processor Priority
Register. (R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
80BH 2059 IA32_EXT_XAPIC_EOI x2APIC EOI Register. (W/O) If (
CPUID.01H:ECX.[
bit 21] = 1 )
80DH 2061 IA32_EXT_XAPIC_LDR x2APIC Logical Destination
Register. (R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
Table B-2. IA-32 Architectural MSRs (Contd.)
Register Address Architectural MSR Name
and bit fields
(Former MSR Name) MSR/Bit Description
Introduced as
Architectural
MSR
Hex Decimal