Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-30 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
80FH 2063 IA32_EXT_XAPIC_SIVR x2APIC Spurious Interrupt
Vector Register. (R/W)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
810H 2064 IA32_EXT_XAPIC_ISR0 x2APIC In-Service Register
Bits 31:0. (R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
811H 2065 IA32_EXT_XAPIC_ISR1 x2APIC In-Service Register
Bits 63:32. (R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
812H 2066 IA32_EXT_XAPIC_ISR2 x2APIC In-Service Register
Bits 95:64. (R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
813H 2067 IA32_EXT_XAPIC_ISR3 x2APIC In-Service Register
Bits 127:96. (R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
814H 2068 IA32_EXT_XAPIC_ISR4 x2APIC In-Service Register
Bits 159:128. (R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
815H 2069 IA32_EXT_XAPIC_ISR5 x2APIC In-Service Register
Bits 191:160. (R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
816H 2070 IA32_EXT_XAPIC_ISR6 x2APIC In-Service Register
Bits 223:192. (R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
817H 2071 IA32_EXT_XAPIC_ISR7 x2APIC In-Service Register
Bits 255:224. (R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
818H 2072 IA32_EXT_XAPIC_TMR0 x2APIC Trigger Mode
Register Bits 31:0. (R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
819H 2073 IA32_EXT_XAPIC_TMR1 x2APIC Trigger Mode
Register Bits 63:32. (R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
81AH 2074 IA32_EXT_XAPIC_TMR2 x2APIC Trigger Mode
Register Bits 95:64. (R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
Table B-2. IA-32 Architectural MSRs (Contd.)
Register Address Architectural MSR Name
and bit fields
(Former MSR Name) MSR/Bit Description
Introduced as
Architectural
MSR
Hex Decimal