Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-31
MODEL-SPECIFIC REGISTERS (MSRS)
81BH 2075 IA32_EXT_XAPIC_TMR3 x2APIC Trigger Mode
Register Bits 127:96. (R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
81CH 2076 IA32_EXT_XAPIC_TMR4 x2APIC Trigger Mode
Register Bits 159:128
(R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
81DH 2077 IA32_EXT_XAPIC_TMR5 x2APIC Trigger Mode
Register Bits 191:160
(R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
81EH 2078 IA32_EXT_XAPIC_TMR6 x2APIC Trigger Mode
Register Bits 223:192
(R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
81FH 2079 IA32_EXT_XAPIC_TMR7 x2APIC Trigger Mode
Register Bits 255:224
(R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
820H 2080 IA32_EXT_XAPIC_IRR0 x2APIC Interrupt Request
Register Bits 31:0. (R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
821H 2081 IA32_EXT_XAPIC_IRR1 x2APIC Interrupt Request
Register Bits 63:32. (R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
822H 2082 IA32_EXT_XAPIC_IRR2 x2APIC Interrupt Request
Register Bits 95:64. (R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
823H 2083 IA32_EXT_XAPIC_IRR3 x2APIC Interrupt Request
Register Bits 127:96. (R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
824H 2084 IA32_EXT_XAPIC_IRR4 x2APIC Interrupt Request
Register Bits 159:128.
(R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
825H 2085 IA32_EXT_XAPIC_IRR5 x2APIC Interrupt Request
Register Bits 191:160.
(R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
826H 2086 IA32_EXT_XAPIC_IRR6 x2APIC Interrupt Request
Register Bits 223:192.
(R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
Table B-2. IA-32 Architectural MSRs (Contd.)
Register Address Architectural MSR Name
and bit fields
(Former MSR Name) MSR/Bit Description
Introduced as
Architectural
MSR
Hex Decimal