Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-32 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
827H 2087 IA32_EXT_XAPIC_IRR7 x2APIC Interrupt Request
Register Bits 255:224.
(R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
828H 2088 IA32_EXT_XAPIC_ESR x2APIC Error Status
Register. (R/W)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
82FH 2095 IA32_EXT_XAPIC_LVT_CM
CI
x2APIC LVT Corrected
Machine Check Interrupt
Register. (R/W)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
830H 2096 IA32_EXT_XAPIC_ICR x2APIC Interrupt Command
Register. (R/W)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
832H 2098 IA32_EXT_XAPIC_LVT_TI
MER
x2APIC LVT Timer
Interrupt Register. (R/W)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
833H 2099 IA32_EXT_XAPIC_LVT_TH
ERMAL
x2APIC LVT Thermal
Sensor Interrupt Register.
(R/W)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
834H 2100 IA32_EXT_XAPIC_LVT_PM
I
x2APIC LVT Performance
Monitor Interrupt Register.
(R/W)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
835H 2101 IA32_EXT_XAPIC_LVT_LIN
T0
x2APIC LVT LINT0
Register. (R/W)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
836H 2102 IA32_EXT_XAPIC_LVT_LIN
T1
x2APIC LVT LINT1
Register. (R/W)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
837H 2103 IA32_EXT_XAPIC_LVT_ER
ROR
x2APIC LVT Error Register.
(R/W)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
838H 2104 IA32_EXT_XAPIC_INIT_CO
UNT
x2APIC Initial Count
Register. (R/W)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
839H 2105 IA32_EXT_XAPIC_CUR_CO
UNT
x2APIC Current Count
Register. (R/O)
If (
CPUID.01H:ECX.[
bit 21] = 1 )
Table B-2. IA-32 Architectural MSRs (Contd.)
Register Address Architectural MSR Name
and bit fields
(Former MSR Name) MSR/Bit Description
Introduced as
Architectural
MSR
Hex Decimal