Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-36 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
Table B-3. MSRs in Processors Based on Intel Core Microarchitecture
Register
Address Register Name
Shared/
Unique Bit Description
Hex Dec
0H 0 IA32_P5_MC_
ADDR
Unique See Appendix B.9, “MSRs in Pentium
Processors.
1H 1 IA32_P5_MC_
TYPE
Unique See Appendix B.9, “MSRs in Pentium
Processors.
6H 6 IA32_MONITOR_
FILTER_SIZE
Unique See Section 7.11.5, “Monitor/Mwait Address
Range Determination.” andTable B-2
10H 16 IA32_TIME_
STAMP_COUNTER
Unique See Section 18.11, “Time-Stamp Counter.” and
see Table B-2
17H 23 IA32_PLATFORM_I
D
Shared Platform ID. (R)
See Table B-2.
17H 23 MSR_PLATFORM_I
D
Shared Model Specific Platform ID. (R)
7:0 Reserved.
12:8 Maximum Qualified Ratio. (R)
The maximum allowed bus ratio.
49:13 Reserved.
52:50 See Table B-2.
63:53 Reserved.
1BH 27 IA32_APIC_BASE Unique See Section 9.4.4, “Local APIC Status and
Location.” and Table B-2
2AH 42 MSR_EBL_CR_
POWERON
Shared Processor Hard Power-On Configuration.
(R/W)
Enables and disables processor features; (R)
indicates current processor configuration.
0 Reserved
1 Data Error Checking Enable. (R/W)
1 = Enabled; 0 = Disabled
Note: Not all processor implements R/W.
2 Response Error Checking Enable. (R/W)
1 = Enabled; 0 = Disabled
Note: Not all processor implements R/W.