Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-40 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
2:0 101B: 100 MHz (FSB 400)
001B: 133 MHz (FSB 533)
011B: 167 MHz (FSB 667)
010B: 200 MHz (FSB 800)
000B: 267 MHz (FSB 1067)
100B: 333 MHz (FSB 1333)
110B: 400 MHz (FSB 1600)
133.33 MHz should be utilized if performing
calculation with System Bus Speed when
encoding is 001B.
166.67 MHz should be utilized if performing
calculation with System Bus Speed when
encoding is 011B.
266.67 MHz should be utilized if performing
calculation with System Bus Speed when
encoding is 110B.
333.33 MHz should be utilized if performing
calculation with System Bus Speed when
encoding is 111B.
63:3 Reserved
E7H 231 IA32_MPERF Unique Maximum Performance Frequency Clock
Count. (RW) see Table B-2
E8H 232 IA32_APERF Unique Actual Performance Frequency Clock Count.
(RW) see Table B-2
FEH 254 IA32_MTRRCAP Unique see Table B-2
11EH 281 MSR_BBL_CR_
CTL3
Shared
0 L2 Hardware Enabled. (RO)
1 = If the L2 is hardware-enabled
0 = Indicates if the L2 is hardware-disabled
7:1 Reserved.
Table B-3. MSRs in Processors Based on Intel Core Microarchitecture (Contd.)
Register
Address Register Name
Shared/
Unique Bit Description
Hex Dec