Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-41
MODEL-SPECIFIC REGISTERS (MSRS)
8 L2 Enabled. (R/W)
1 = L2 cache has been initialized
0 = Disabled (default)
Until this bit is set the processor will not
respond to the WBINVD instruction or the
assertion of the FLUSH# input.
22:9 Reserved.
23 L2 Not Present. (RO)
0 = L2 Present
1 = L2 Not Present
63:24 Reserved.
174H 372 IA32_SYSENTER_C
S
Unique see Table B-2
175H 373 IA32_SYSENTER_E
SP
Unique see Table B-2
176H 374 IA32_SYSENTER_E
IP
Unique see Table B-2
179H 377 IA32_MCG_CAP Unique see Table B-2
17AH 378 IA32_MCG_
STATUS
Unique
0 RIPV.
When set, bit indicates that the instruction
addressed by the instruction pointer pushed
on the stack (when the machine check was
generated) can be used to restart the
program. If cleared, the program cannot be
reliably restarted
1 EIPV.
When set, bit indicates that the instruction
addressed by the instruction pointer pushed
on the stack (when the machine check was
generated) is directly associated with the
error.
Table B-3. MSRs in Processors Based on Intel Core Microarchitecture (Contd.)
Register
Address Register Name
Shared/
Unique Bit Description
Hex Dec