Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-42 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
2 MCIP.
When set, bit indicates that a machine check
has been generated. If a second machine
check is detected while this bit is still set, the
processor enters a shutdown state. Software
should write this bit to 0 after processing a
machine check exception.
63:3 Reserved.
186H 390 IA32_
PERFEVTSEL0
Unique see Table B-2
187H 391 IA32_
PERFEVTSEL1
Unique see Table B-2
198H 408 IA32_PERF_STAT
US
Shared see Table B-2
198H 408 MSR_PERF_STATU
S
Shared
15:0 Current Performance State Value.
30:16 Reserved.
31 XE Operation (R/O).
If set, XE operation is enabled. Default is
cleared.
39:32 Reserved.
44:40 Maximum Bus Ratio (R/O)
Indicates maximum bus ratio configured for
the processor.
45 Reserved
46 Non-Integer Bus Ratio (R/O)
Indicates non-integer bus ratio is enabled.
Applies processors based on Enhanced Intel
Core microarchitecture.
63:47 Reserved.
199H 409 IA32_PERF_CTL Unique see Table B-2
Table B-3. MSRs in Processors Based on Intel Core Microarchitecture (Contd.)
Register
Address Register Name
Shared/
Unique Bit Description
Hex Dec