Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-47
MODEL-SPECIFIC REGISTERS (MSRS)
1C9H 457 MSR_
LASTBRANCH_
TOS
Unique Last Branch Record Stack TOS. (R)
Contains an index (bits 0-3) that points to the
MSR containing the most recent branch record.
See MSR_LASTBRANCH_0 (at 40H).
1D9H 473 IA32_DEBUGCTL Unique Debug Control. (R/W) see Table B-2
1DDH 477 MSR_LER_FROM_
LIP
Unique Last Exception Record From Linear IP. (R)
Contains a pointer to the last branch
instruction that the processor executed prior
to the last exception that was generated or
the last interrupt that was handled.
1DEH 478 MSR_LER_TO_
LIP
Unique Last Exception Record To Linear IP. (R)
This area contains a pointer to the target of
the last branch instruction that the processor
executed prior to the last exception that was
generated or the last interrupt that was
handled.
200H 512 IA32_MTRR_PHYS
BASE0
Unique see Table B-2
201H 513 IA32_MTRR_PHYS
MASK0
Unique see Table B-2
202H 514 IA32_MTRR_PHYS
BASE1
Unique see Table B-2
203H 515 IA32_MTRR_PHYS
MASK1
Unique see Table B-2
204H 516 IA32_MTRR_PHYS
BASE2
Unique see Table B-2
205H 517 IA32_MTRR_PHYS
MASK2
Unique see Table B-2
206H 518 IA32_MTRR_PHYS
BASE3
Unique see Table B-2
207H 519 IA32_MTRR_PHYS
MASK3
Unique see Table B-2
208H 520 IA32_MTRR_PHYS
BASE4
Unique see Table B-2
Table B-3. MSRs in Processors Based on Intel Core Microarchitecture (Contd.)
Register
Address Register Name
Shared/
Unique Bit Description
Hex Dec