Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-49
MODEL-SPECIFIC REGISTERS (MSRS)
26FH 623 IA32_MTRR_FIX4
K_F8000
Unique see Table B-2
277H 631 IA32_CR_PAT Unique see Table B-2
2FFH 767 IA32_MTRR_DEF_
TYPE
Unique Default Memory Types. (R/W) see Table B-2
309H 777 IA32_FIXED_CTR0 Unique Fixed-Function Performance Counter
Register 0. (R/W) see Table B-2
309H 777 MSR_PERF_FIXED
_CTR0
Unique Fixed-Function Performance Counter
Register 0. (R/W)
30AH 778 IA32_FIXED_CTR1 Unique Fixed-Function Performance Counter
Register 1. (R/W) see Table B-2
30AH 778 MSR_PERF_FIXED
_CTR1
Unique Fixed-Function Performance Counter
Register 1. (R/W)
30BH 779 IA32_FIXED_CTR2 Unique Fixed-Function Performance Counter
Register 2. (R/W) see Table B-2
30BH 779 MSR_PERF_FIXED
_CTR2
Unique Fixed-Function Performance Counter
Register 2. (R/W)
345H 837 IA32_PERF_CAPA
BILITIES
Unique see Table B-2. See Section 18.5.1,
“IA32_DEBUGCTL MSR.
345H 837 MSR_PERF_CAPAB
ILITIES
Unique RO. This applies to processors that do not
support architectural perfmon version 2.
5:0 LBR Format. see Table B-2.
6PEBS Record Format.
7 PEBSSaveArchRegs. see Table B-2.
63:8 Reserved.
38DH 909 IA32_FIXED_CTR_
CTRL
Unique Fixed-Function-Counter Control Register.
(R/W) see Table B-2
38DH 909 MSR_PERF_FIXED
_CTR_CTRL
Unique Fixed-Function-Counter Control Register.
(R/W)
38EH 910 IA32_PERF_
GLOBAL_STAUS
Unique see Table B-2. See Section 18.15.2, “Global
Counter Control Facilities.
38EH 910 MSR_PERF_
GLOBAL_STAUS
Unique See Section 18.15.2, “Global Counter Control
Facilities.
Table B-3. MSRs in Processors Based on Intel Core Microarchitecture (Contd.)
Register
Address Register Name
Shared/
Unique Bit Description
Hex Dec