Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-50 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
38FH 911 IA32_PERF_
GLOBAL_CTRL
Unique see Table B-2. See Section 18.15.2, “Global
Counter Control Facilities.”
38FH 911 MSR_PERF_
GLOBAL_CTRL
Unique See Section 18.15.2, “Global Counter Control
Facilities.”
390H 912 IA32_PERF_
GLOBAL_OVF_
CTRL
Unique see Table B-2. See Section 18.15.2, “Global
Counter Control Facilities.”
390H 912 MSR_PERF_
GLOBAL_OVF_
CTRL
Unique See Section 18.15.2, “Global Counter Control
Facilities.”
3F1H 1009 IA32_PEBS_
ENABLE
Unique see Table B-2. See Section 18.15.4, “Precise
Event Based Sampling (PEBS).
0 Enable PEBS on IA32_PMC0. (R/W)
400H 1024 IA32_MC0_CTL Unique See Section 14.3.2.1, “IA32_MCi_CTL MSRs.
401H 1025 IA32_MC0_
STATUS
Unique See Section 14.3.2.2, “IA32_MCi_STATUS
MSRS.
402H 1026 IA32_MC0_ADDR Unique See Section 14.3.2.3, “IA32_MCi_ADDR MSRs.
The IA32_MC0_ADDR register is either not
implemented or contains no address if the
ADDRV flag in the IA32_MC0_STATUS register
is clear.
When not implemented in the processor, all
reads and writes to this MSR will cause a
general-protection exception.
404H 1028 IA32_MC1_CTL Unique See Section 14.3.2.1, “IA32_MCi_CTL MSRs.
405H 1029 IA32_MC1_
STATUS
Unique See Section 14.3.2.2, “IA32_MCi_STATUS
MSRS.
406H 1030 IA32_MC1_ADDR Unique See Section 14.3.2.3, “IA32_MCi_ADDR MSRs.
The IA32_MC1_ADDR register is either not
implemented or contains no address if the
ADDRV flag in the IA32_MC1_STATUS register
is clear.
When not implemented in the processor, all
reads and writes to this MSR will cause a
general-protection exception.
Table B-3. MSRs in Processors Based on Intel Core Microarchitecture (Contd.)
Register
Address Register Name
Shared/
Unique Bit Description
Hex Dec