Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-51
MODEL-SPECIFIC REGISTERS (MSRS)
408H 1032 IA32_MC2_CTL Unique See Section 14.3.2.1, “IA32_MCi_CTL MSRs.
409H 1033 IA32_MC2_
STATUS
Unique See Section 14.3.2.2, “IA32_MCi_STATUS
MSRS.
40AH 1034 IA32_MC2_ADDR Unique See Section 14.3.2.3, “IA32_MCi_ADDR MSRs.
The IA32_MC2_ADDR register is either not
implemented or contains no address if the
ADDRV flag in the IA32_MC2_STATUS register
is clear.
When not implemented in the processor, all
reads and writes to this MSR will cause a
general-protection exception.
40CH 1036 MSR_MC4_CTL Unique See Section 14.3.2.1, “IA32_MCi_CTL MSRs.
40DH 1037 MSR_MC4_
STATUS
Unique See Section 14.3.2.2, “IA32_MCi_STATUS
MSRS.
40EH 1038 MSR_MC4_ADDR Unique See Section 14.3.2.3, “IA32_MCi_ADDR MSRs.
The MSR_MC4_ADDR register is either not
implemented or contains no address if the
ADDRV flag in the MSR_MC4_STATUS register
is clear.
When not implemented in the processor, all
reads and writes to this MSR will cause a
general-protection exception.
410H 1040 MSR_MC3_CTL See Section 14.3.2.1, “IA32_MCi_CTL MSRs.
411H 1041 MSR_MC3_
STATUS
See Section 14.3.2.2, “IA32_MCi_STATUS
MSRS.
412H 1042 MSR_MC3_ADDR Unique See Section 14.3.2.3, “IA32_MCi_ADDR MSRs.
The MSR_MC3_ADDR register is either not
implemented or contains no address if the
ADDRV flag in the MSR_MC3_STATUS register
is clear.
When not implemented in the processor, all
reads and writes to this MSR will cause a
general-protection exception.
413H 1043 MSR_MC3_MISC Unique
414H 1044 MSR_MC5_CTL Unique
Table B-3. MSRs in Processors Based on Intel Core Microarchitecture (Contd.)
Register
Address Register Name
Shared/
Unique Bit Description
Hex Dec