Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-53
MODEL-SPECIFIC REGISTERS (MSRS)
488H 1160 IA32_VMX_CR4_FI
XED0
Unique Capability Reporting Register of CR4 Bits
Fixed to 0. (R/O) see Table B-2.
See Appendix G.8, “VMX-Fixed Bits in CR4”
489H 1161 IA32_VMX_CR4_FI
XED1
Unique Capability Reporting Register of CR4 Bits
Fixed to 1. (R/O) see Table B-2.
See Appendix G.8, “VMX-Fixed Bits in CR4”
48AH 1162 IA32_VMX_
VMCS_ENUM
Unique Capability Reporting Register of VMCS Field
Enumeration. (R/O). see Table B-2.
See Appendix G.9, “VMCS Enumeration”
48BH 1163 IA32_VMX_PROCB
ASED_CTLS2
Unique Capability Reporting Register of Secondary
Processor-based VM-execution Controls.
(R/O)
See Appendix G.3, “VM-Execution Controls”
600H 1536 IA32_DS_AREA Unique DS Save Area. (R/W). see Table B-2
See Section 18.18.4, “Debug Store (DS)
Mechanism.
107CC
H
MSR_EMON_L3_C
TR_CTL0
Unique GBUSQ Event Control/Counter Register.
(R/W).
Apply to Intel Xeon processor 7400 series
(processor signature 06_1D) only. See Section
18.2.2
107CD
H
MSR_EMON_L3_C
TR_CTL1
Unique GBUSQ Event Control/Counter Register.
(R/W).
Apply to Intel Xeon processor 7400 series
(processor signature 06_1D) only. See Section
18.2.2
107CE
H
MSR_EMON_L3_C
TR_CTL2
Unique GSNPQ Event Control/Counter Register.
(R/W).
Apply to Intel Xeon processor 7400 series
(processor signature 06_1D) only. See Section
18.2.2
107CF
H
MSR_EMON_L3_C
TR_CTL3
Unique GSNPQ Event Control/Counter Register.
(R/W).
Apply to Intel Xeon processor 7400 series
(processor signature 06_1D) only. See Section
18.2.2
Table B-3. MSRs in Processors Based on Intel Core Microarchitecture (Contd.)
Register
Address Register Name
Shared/
Unique Bit Description
Hex Dec