Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-55
MODEL-SPECIFIC REGISTERS (MSRS)
B.3 MSRS IN THE INTEL
®
ATOM
PROCESSOR FAMILY
Table B-4 lists model-specific registers (MSRs) for Intel Atom processor family, archi-
tectural MSR addresses are also included in Table B-4. These processors have a
CPUID signature with DisplayFamily_DisplayModel of 06_0CH, see Table B-1.
The column “Shared/Unique” applies to logical processors sharing the same core in
processors based on the Intel Atom microarchitecture. “Unique” means each logical
processor has a separate MSR, or a bit field in an MSR governs only a logical
processor. “Shared” means the MSR or the bit field in an MSR address governs the
operation of both logical processors in the same core.
Table B-4. MSRs in Intel Atom Processor Family
Register
Address Register Name
Shared/
Unique Bit Description
Hex Dec
0H 0 IA32_P5_MC_
ADDR
Shared See Appendix B.9, “MSRs in Pentium
Processors.
1H 1 IA32_P5_MC_
TYPE
Shared See Appendix B.9, “MSRs in Pentium
Processors.
6H 6 IA32_MONITOR_
FILTER_SIZE
Unique See Section 7.11.5, “Monitor/Mwait Address
Range Determination.” andTable B-2
10H 16 IA32_TIME_
STAMP_COUNTER
Shared See Section 18.11, “Time-Stamp Counter.” and
see Table B-2
17H 23 IA32_PLATFORM_I
D
Shared Platform ID. (R)
See Table B-2.
17H 23 MSR_PLATFORM_I
D
Shared Model Specific Platform ID. (R)
7:0 Reserved.
12:8 Maximum Qualified Ratio. (R)
The maximum allowed bus ratio.
63:13 Reserved.
1BH 27 IA32_APIC_BASE Unique See Section 9.4.4, “Local APIC Status and
Location.” and Table B-2
2AH 42 MSR_EBL_CR_
POWERON
Shared Processor Hard Power-On Configuration.
(R/W)
Enables and disables processor features; (R)
indicates current processor configuration.
0Reserved