Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-56 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
1 Data Error Checking Enable. (R/W)
1 = Enabled; 0 = Disabled
Always 0.
2 Response Error Checking Enable. (R/W)
1 = Enabled; 0 = Disabled
Always 0.
3 AERR# Drive Enable. (R/W)
1 = Enabled; 0 = Disabled
Always 0.
4 BERR# Enable for initiator bus requests.
(R/W)
1 = Enabled; 0 = Disabled
Always 0.
5 Reserved
6 Reserved
7 BINIT# Driver Enable. (R/W)
1 = Enabled; 0 = Disabled
Always 0.
8 Reserved
9 Execute BIST. (R/O)
1 = Enabled; 0 = Disabled
10 AERR# Observation Enabled. (R/O)
1 = Enabled; 0 = Disabled
Always 0.
11 Reserved
12 BINIT# Observation Enabled. (R/O)
1 = Enabled; 0 = Disabled
Always 0.
13 Reserved
14 1 MByte Power on Reset Vector. (R/O)
1 = 1 MByte; 0 = 4 GBytes
15 Reserved
Table B-4. MSRs in Intel Atom Processor Family
Register
Address Register Name
Shared/
Unique Bit Description
Hex Dec