Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-57
MODEL-SPECIFIC REGISTERS (MSRS)
17:16 APIC Cluster ID. (R/O)
Always 00B.
19: 18 Reserved.
21: 20 Symmetric Arbitration ID. (R/O)
Always 00B.
26:22 Integer Bus Frequency Ratio. (R/O)
3AH 58 IA32_FEATURE_
CONTROL
Unique Control Features in Intel 64Processor.
(R/W).
see Table B-2
40H 64 MSR_
LASTBRANCH_0_F
ROM_IP
Unique Last Branch Record 0 From IP. (R/W)
One of eight pairs of last branch record
registers on the last branch record stack. This
part of the stack contains pointers to the
source instruction for one of the last eight
branches, exceptions, or interrupts taken by
the processor. See also:
Last Branch Record Stack TOS at 1C9H
Section 18.9, “Last Branch, Interrupt, and
Exception Recording (Pentium M
Processors).
41H 65 MSR_
LASTBRANCH_1_F
ROM_IP
Unique Last Branch Record 1 From IP. (R/W)
See description of
MSR_LASTBRANCH_0_FROM_IP.
42H 66 MSR_
LASTBRANCH_2_F
ROM_IP
Unique Last Branch Record 2 From IP. (R/W)
See description of
MSR_LASTBRANCH_0_FROM_IP.
43H 67 MSR_
LASTBRANCH_3_F
ROM_IP
Unique Last Branch Record 3 From IP. (R/W)
See description of
MSR_LASTBRANCH_0_FROM_IP.
44H 68 MSR_
LASTBRANCH_4_F
ROM_IP
Unique Last Branch Record 4 From IP. (R/W)
See description of
MSR_LASTBRANCH_0_FROM_IP.
45H 69 MSR_
LASTBRANCH_5_F
ROM_IP
Unique Last Branch Record 5 From IP. (R/W)
See description of
MSR_LASTBRANCH_0_FROM_IP.
Table B-4. MSRs in Intel Atom Processor Family
Register
Address Register Name
Shared/
Unique Bit Description
Hex Dec