Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-58 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
46H 70 MSR_
LASTBRANCH_6_F
ROM_IP
Unique Last Branch Record 6 From IP. (R/W)
See description of
MSR_LASTBRANCH_0_FROM_IP.
47H 71 MSR_
LASTBRANCH_7_F
ROM_IP
Unique Last Branch Record 7 From IP. (R/W)
See description of
MSR_LASTBRANCH_0_FROM_IP.
60H 96 MSR_
LASTBRANCH_0_
TO_LIP
Unique Last Branch Record 0 To IP. (R/W)
One of eight pairs of last branch record
registers on the last branch record stack. This
part of the stack contains pointers to the
destination instruction for one of the last
eight branches, exceptions, or interrupts
taken by the processor.
61H 97 MSR_
LASTBRANCH_1_
TO_LIP
Unique Last Branch Record 1 To IP. (R/W)
See description of
MSR_LASTBRANCH_0_TO_LIP.
62H 98 MSR_
LASTBRANCH_2_
TO_LIP
Unique Last Branch Record 2 To IP. (R/W)
See description of
MSR_LASTBRANCH_0_TO_LIP.
63H 99 MSR_
LASTBRANCH_3_
TO_LIP
Unique Last Branch Record 3 To IP. (R/W)
See description of
MSR_LASTBRANCH_0_TO_LIP.
64H 100 MSR_
LASTBRANCH_4_
TO_LIP
Unique Last Branch Record 4 To IP. (R/W)
See description of
MSR_LASTBRANCH_0_TO_LIP.
65H 101 MSR_
LASTBRANCH_5_
TO_LIP
Unique Last Branch Record 5 To IP. (R/W)
See description of
MSR_LASTBRANCH_0_TO_LIP.
66H 102 MSR_
LASTBRANCH_6_
TO_LIP
Unique Last Branch Record 6 To IP. (R/W)
See description of
MSR_LASTBRANCH_0_TO_LIP.
67H 103 MSR_
LASTBRANCH_7_
TO_LIP
Unique Last Branch Record 7 To IP. (R/W)
See description of
MSR_LASTBRANCH_0_TO_LIP.
Table B-4. MSRs in Intel Atom Processor Family
Register
Address Register Name
Shared/
Unique Bit Description
Hex Dec