Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-61
MODEL-SPECIFIC REGISTERS (MSRS)
2 MCIP.
When set, bit indicates that a machine check
has been generated. If a second machine
check is detected while this bit is still set, the
processor enters a shutdown state. Software
should write this bit to 0 after processing a
machine check exception.
63:3 Reserved.
186H 390 IA32_
PERFEVTSEL0
Unique see Table B-2
187H 391 IA32_
PERFEVTSEL1
Unique see Table B-2
198H 408 IA32_PERF_STAT
US
Shared see Table B-2
198H 408 MSR_PERF_STATU
S
Shared
15:0 Current Performance State Value.
39:16 Reserved.
44:40 Maximum Bus Ratio (R/O)
Indicates maximum bus ratio configured for
the processor.
63:45 Reserved.
199H 409 IA32_PERF_CTL Unique see Table B-2
19AH 410 IA32_CLOCK_
MODULATION
Unique Clock Modulation. (R/W)
see Table B-2
IA32_CLOCK_MODULATION MSR was
originally named IA32_THERM_CONTROL
MSR.
19BH 411 IA32_THERM_
INTERRUPT
Unique Thermal Interrupt Control. (R/W)
see Table B-2
19CH 412 IA32_THERM_
STATUS
Unique Thermal Monitor Status. (R/W)
see Table B-2
19DH 413 MSR_THERM2_
CTL
Shared
Table B-4. MSRs in Intel Atom Processor Family
Register
Address Register Name
Shared/
Unique Bit Description
Hex Dec