Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-64 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
21 Reserved.
22 Unique Limit CPUID Maxval. (R/W) see Table B-2
23 Shared xTPR Message Disable. (R/W) see Table B-2
33:24 Reserved.
34 Unique XD Bit Disable. (R/W) see Table B-2
63:35 Reserved.
1C9H 457 MSR_
LASTBRANCH_
TOS
Unique Last Branch Record Stack TOS. (R)
Contains an index (bits 0-2) that points to the
MSR containing the most recent branch record.
See MSR_LASTBRANCH_0 (at 40H).
1D9H 473 IA32_DEBUGCTL Unique Debug Control. (R/W) see Table B-2
1DDH 477 MSR_LER_FROM_
LIP
Unique Last Exception Record From Linear IP. (R)
Contains a pointer to the last branch
instruction that the processor executed prior
to the last exception that was generated or
the last interrupt that was handled.
1DEH 478 MSR_LER_TO_
LIP
Unique Last Exception Record To Linear IP. (R)
This area contains a pointer to the target of
the last branch instruction that the processor
executed prior to the last exception that was
generated or the last interrupt that was
handled.
277H 631 IA32_CR_PAT Unique see Table B-2
309H 777 IA32_FIXED_CTR0 Unique Fixed-Function Performance Counter
Register 0. (R/W) see Table B-2
30AH 778 IA32_FIXED_CTR1 Unique Fixed-Function Performance Counter
Register 1. (R/W) see Table B-2
30BH 779 IA32_FIXED_CTR2 Unique Fixed-Function Performance Counter
Register 2. (R/W) see Table B-2
345H 837 IA32_PERF_CAPA
BILITIES
Shared see Table B-2. See Section 18.5.1,
“IA32_DEBUGCTL MSR.
38DH 909 IA32_FIXED_CTR_
CTRL
Unique Fixed-Function-Counter Control Register.
(R/W) see Table B-2
Table B-4. MSRs in Intel Atom Processor Family
Register
Address Register Name
Shared/
Unique Bit Description
Hex Dec