Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-66 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
410H 1040 MSR_MC3_CTL Shared See Section 14.3.2.1, “IA32_MCi_CTL MSRs.
411H 1041 MSR_MC3_
STATUS
Shared See Section 14.3.2.2, “IA32_MCi_STATUS
MSRS.
412H 1042 MSR_MC3_ADDR Shared See Section 14.3.2.3, “IA32_MCi_ADDR MSRs.
The MSR_MC3_ADDR register is either not
implemented or contains no address if the
ADDRV flag in the MSR_MC3_STATUS register
is clear.
When not implemented in the processor, all
reads and writes to this MSR will cause a
general-protection exception.
480H 1152 IA32_VMX_BASIC Unique Reporting Register of Basic VMX
Capabilities. (R/O) see Table B-2.
See Appendix G.1, “Basic VMX Information”
481H 1153 IA32_VMX_PINBA
SED_CTLS
Unique Capability Reporting Register of Pin-based
VM-execution Controls. (R/O) see Table B-2.
See Appendix G.3, “VM-Execution Controls”
482H 1154 IA32_VMX_PROCB
ASED_CTLS
Unique Capability Reporting Register of Primary
Processor-based VM-execution Controls.
(R/O)
See Appendix G.3, “VM-Execution Controls”
483H 1155 IA32_VMX_EXIT_
CTLS
Unique Capability Reporting Register of VM-exit
Controls. (R/O) see Table B-2.
See Appendix G.4, “VM-Exit Controls”
484H 1156 IA32_VMX_
ENTRY_CTLS
Unique Capability Reporting Register of VM-entry
Controls. (R/O) see Table B-2.
See Appendix G.5, “VM-Entry Controls”
485H 1157 IA32_VMX_MISC Unique Reporting Register of Miscellaneous VMX
Capabilities. (R/O) see Table B-2.
See Appendix G.6, “Miscellaneous Data”
486H 1158 IA32_VMX_CR0_
FIXED0
Unique Capability Reporting Register of CR0 Bits
Fixed to 0. (R/O) see Table B-2.
See Appendix G.7, “VMX-Fixed Bits in CR0”
Table B-4. MSRs in Intel Atom Processor Family
Register
Address Register Name
Shared/
Unique Bit Description
Hex Dec