Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-69
MODEL-SPECIFIC REGISTERS (MSRS)
79H 121 IA32_BIOS_
UPDT_TRIG
Core BIOS Update Trigger Register. (R/W)
see Table B-2
8BH 139 IA32_BIOS_
SIGN_ID
Thread BIOS Update Signature ID. (RO)
see Table B-2
C1H 193 IA32_PMC0 Thread Performance counter register. see Table B-2
C2H 194 IA32_PMC1 Thread Performance counter register. see Table B-2
C3H 195 IA32_PMC2 Thread Performance counter register. see Table B-2
C4H 196 IA32_PMC3 Thread Performance counter register. see Table B-2
CEH 206 MSR_PLATFORM_I
NFO
Package
7:0 Reserved.
15:8 Maximum Non-Turbo Ratio. (R/O)
The is the ratio of the frequency that invariant
TSC runs at. The invariant TSC frequency can
be computed by multiplying this ratio by
133.33 MHz.
63:16 Reserved.
E7H 231 IA32_MPERF Thread Maximum Performance Frequency Clock
Count. (RW) see Table B-2
E8H 232 IA32_APERF Thread Actual Performance Frequency Clock Count.
(RW) see Table B-2
FEH 254 IA32_MTRRCAP Thread see Table B-2
174H 372 IA32_SYSENTER_C
S
Thread see Table B-2
175H 373 IA32_SYSENTER_E
SP
Thread see Table B-2
176H 374 IA32_SYSENTER_E
IP
Thread see Table B-2
179H 377 IA32_MCG_CAP Thread see Table B-2
17AH 378 IA32_MCG_
STATUS
Thread
Table B-5. MSRs in Processors Based on Intel Microarchitecture (Contd.)(Nehalem)
Register
Address Register Name
Scope
Bit Description
Hex Dec