Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-75
MODEL-SPECIFIC REGISTERS (MSRS)
26DH 621 IA32_MTRR_FIX4
K_E8000
Thread see Table B-2
26EH 622 IA32_MTRR_FIX4
K_F0000
Thread see Table B-2
26FH 623 IA32_MTRR_FIX4
K_F8000
Thread see Table B-2
277H 631 IA32_CR_PAT Thread see Table B-2
2FFH 767 IA32_MTRR_DEF_
TYPE
Thread Default Memory Types. (R/W) see Table B-2
309H 777 IA32_FIXED_CTR0 Thread Fixed-Function Performance Counter
Register 0. (R/W) see Table B-2
30AH 778 IA32_FIXED_CTR1 Thread Fixed-Function Performance Counter
Register 1. (R/W) see Table B-2
30BH 779 IA32_FIXED_CTR2 Thread Fixed-Function Performance Counter
Register 2. (R/W) see Table B-2
345H 837 IA32_PERF_CAPA
BILITIES
Thread see Table B-2. See Section 18.5.1,
“IA32_DEBUGCTL MSR.
5:0 LBR Format. see Table B-2.
6PEBS Record Format.
7 PEBSSaveArchRegs. see Table B-2.
11:8 PEBS_REC_FORMAT. see Table B-2.
12 SMM_FREEZE. see Table B-2.
63:13 Reserved.
38DH 909 IA32_FIXED_CTR_
CTRL
Thread Fixed-Function-Counter Control Register.
(R/W) see Table B-2
38EH 910 IA32_PERF_
GLOBAL_STAUS
Thread see Table B-2. See Section 18.15.2, “Global
Counter Control Facilities.
38FH 911 IA32_PERF_
GLOBAL_CTRL
Thread see Table B-2. See Section 18.15.2, “Global
Counter Control Facilities.
390H 912 IA32_PERF_
GLOBAL_OVF_
CTRL
Thread see Table B-2. See Section 18.15.2, “Global
Counter Control Facilities.
Table B-5. MSRs in Processors Based on Intel Microarchitecture (Contd.)(Nehalem)
Register
Address Register Name
Scope
Bit Description
Hex Dec