Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-78 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
63:0 Package C3 Residency Counter. (R/O)
Value since last reset that this package is in
processor-specific C3 states. Count at the
same frequency as the TSC.
3F9H 1017 MSR_PKG_C6_RES
IDENCY
Package
63:0 Package C6 Residency Counter. (R/O)
Value since last reset that this package is in
processor-specific C6 states. Count at the
same frequency as the TSC.
3FAH 1018 MSR_PKG_C7_RES
IDENCY
Package
63:0 Package C7 Residency Counter. (R/O)
Value since last reset that this package is in
processor-specific C7 states. Count at the
same frequency as the TSC.
3FCH 1020 MSR_CORE_C3_RE
SIDENCY
Core
63:0 CORE C3 Residency Counter. (R/O)
Value since last reset that this core is in
processor-specific C3 states. Count at the
same frequency as the TSC.
3FDH 1021 MSR_CORE_C6_RE
SIDENCY
Core
63:0 CORE C6 Residency Counter. (R/O)
Value since last reset that this core is in
processor-specific C6 states. Count at the
same frequency as the TSC.
400H 1024 IA32_MC0_CTL Unique See Section 14.3.2.1, “IA32_MCi_CTL MSRs.
401H 1025 IA32_MC0_
STATUS
Unique See Section 14.3.2.2, “IA32_MCi_STATUS
MSRS.
Table B-5. MSRs in Processors Based on Intel Microarchitecture (Contd.)(Nehalem)
Register
Address Register Name
Scope
Bit Description
Hex Dec