Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-80 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
40EH 1038 MSR_MC4_ADDR Unique See Section 14.3.2.3, “IA32_MCi_ADDR MSRs.
The MSR_MC4_ADDR register is either not
implemented or contains no address if the
ADDRV flag in the MSR_MC4_STATUS register
is clear.
When not implemented in the processor, all
reads and writes to this MSR will cause a
general-protection exception.
410H 1040 MSR_MC3_CTL See Section 14.3.2.1, “IA32_MCi_CTL MSRs.
411H 1041 MSR_MC3_
STATUS
See Section 14.3.2.2, “IA32_MCi_STATUS
MSRS.
412H 1042 MSR_MC3_ADDR Unique See Section 14.3.2.3, “IA32_MCi_ADDR MSRs.
The MSR_MC3_ADDR register is either not
implemented or contains no address if the
ADDRV flag in the MSR_MC3_STATUS register
is clear.
When not implemented in the processor, all
reads and writes to this MSR will cause a
general-protection exception.
413H 1043 MSR_MC3_MISC Unique
414H 1044 MSR_MC5_CTL Unique
415H 1045 MSR_MC5_
STATUS
Unique
416H 1046 MSR_MC5_ADDR Unique
417H 1047 MSR_MC5_MISC Unique
419H 1045 MSR_MC6_
STATUS
Unique See Section 14.3.2.2, “IA32_MCi_STATUS
MSRS.” and Appendix E.
41DH 1049 MSR_MC7_
STATUS
Unique See Section 14.3.2.2, “IA32_MCi_STATUS
MSRS.” and Appendix E.
421H 1053 MSR_MC8_
STATUS
Unique See Section 14.3.2.2, “IA32_MCi_STATUS
MSRS.” and Appendix E.
480H 1152 IA32_VMX_BASIC Thread Reporting Register of Basic VMX
Capabilities. (R/O) see Table B-2.
See Appendix G.1, “Basic VMX Information”
Table B-5. MSRs in Processors Based on Intel Microarchitecture (Contd.)(Nehalem)
Register
Address Register Name
Scope
Bit Description
Hex Dec