Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-81
MODEL-SPECIFIC REGISTERS (MSRS)
481H 1153 IA32_VMX_PINBA
SED_CTLS
Thread Capability Reporting Register of Pin-based
VM-execution Controls. (R/O) see Table B-2.
See Appendix G.3, “VM-Execution Controls”
482H 1154 IA32_VMX_PROCB
ASED_CTLS
Thread Capability Reporting Register of Primary
Processor-based VM-execution Controls.
(R/O)
See Appendix G.3, “VM-Execution Controls”
483H 1155 IA32_VMX_EXIT_
CTLS
Thread Capability Reporting Register of VM-exit
Controls. (R/O) see Table B-2.
See Appendix G.4, “VM-Exit Controls”
484H 1156 IA32_VMX_
ENTRY_CTLS
Thread Capability Reporting Register of VM-entry
Controls. (R/O) see Table B-2.
See Appendix G.5, “VM-Entry Controls”
485H 1157 IA32_VMX_MISC Thread Reporting Register of Miscellaneous VMX
Capabilities. (R/O) see Table B-2.
See Appendix G.6, “Miscellaneous Data”
486H 1158 IA32_VMX_CR0_
FIXED0
Thread Capability Reporting Register of CR0 Bits
Fixed to 0. (R/O) see Table B-2.
See Appendix G.7, “VMX-Fixed Bits in CR0”
487H 1159 IA32_VMX_CR0_
FIXED1
Thread Capability Reporting Register of CR0 Bits
Fixed to 1. (R/O) see Table B-2.
See Appendix G.7, “VMX-Fixed Bits in CR0”
488H 1160 IA32_VMX_CR4_FI
XED0
Thread Capability Reporting Register of CR4 Bits
Fixed to 0. (R/O) see Table B-2.
See Appendix G.8, “VMX-Fixed Bits in CR4”
489H 1161 IA32_VMX_CR4_FI
XED1
Thread Capability Reporting Register of CR4 Bits
Fixed to 1. (R/O) see Table B-2.
See Appendix G.8, “VMX-Fixed Bits in CR4”
48AH 1162 IA32_VMX_
VMCS_ENUM
Thread Capability Reporting Register of VMCS Field
Enumeration. (R/O). see Table B-2.
See Appendix G.9, “VMCS Enumeration”
Table B-5. MSRs in Processors Based on Intel Microarchitecture (Contd.)(Nehalem)
Register
Address Register Name
Scope
Bit Description
Hex Dec