Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-82 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
48BH 1163 IA32_VMX_PROCB
ASED_CTLS2
Thread Capability Reporting Register of Secondary
Processor-based VM-execution Controls.
(R/O)
See Appendix G.3, “VM-Execution Controls”
600H 1536 IA32_DS_AREA Thread DS Save Area. (R/W). see Table B-2
See Section 18.18.4, “Debug Store (DS)
Mechanism.”
680H 1664 MSR_
LASTBRANCH_0_F
ROM_IP
Thread Last Branch Record 0 From IP. (R/W)
One of sixteen pairs of last branch record
registers on the last branch record stack. This
part of the stack contains pointers to the
source instruction for one of the last four
branches, exceptions, or interrupts taken by
the processor. See also:
Last Branch Record Stack TOS at 1C9H
Section 18.6.1, “LBR Stack.
681H 1665 MSR_
LASTBRANCH_1_F
ROM_IP
Thread Last Branch Record 1 From IP. (R/W)
See description of
MSR_LASTBRANCH_0_FROM_IP.
682H 1666 MSR_
LASTBRANCH_2_F
ROM_IP
Thread Last Branch Record 2 From IP. (R/W)
See description of
MSR_LASTBRANCH_0_FROM_IP.
683H 1667 MSR_
LASTBRANCH_3_F
ROM_IP
Thread Last Branch Record 3 From IP. (R/W)
See description of
MSR_LASTBRANCH_0_FROM_IP.
684H 1668 MSR_
LASTBRANCH_4_F
ROM_IP
Thread Last Branch Record 4 From IP. (R/W)
See description of
MSR_LASTBRANCH_0_FROM_IP.
685H 1669 MSR_
LASTBRANCH_5_F
ROM_IP
Thread Last Branch Record 5 From IP. (R/W)
See description of
MSR_LASTBRANCH_0_FROM_IP.
686H 1670 MSR_
LASTBRANCH_6_F
ROM_IP
Thread Last Branch Record 6 From IP. (R/W)
See description of
MSR_LASTBRANCH_0_FROM_IP.
Table B-5. MSRs in Processors Based on Intel Microarchitecture (Contd.)(Nehalem)
Register
Address Register Name
Scope
Bit Description
Hex Dec