Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-86 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
814H 2068 IA32_EXT_XAPIC_
ISR4
Thread x2APIC In-Service register bits [159:128]
(R/O)
815H 2069 IA32_EXT_XAPIC_
ISR5
Thread x2APIC In-Service register bits [191:160]
(R/O)
816H 2070 IA32_EXT_XAPIC_
ISR6
Thread x2APIC In-Service register bits [223:192]
(R/O)
817H 2071 IA32_EXT_XAPIC_
ISR7
Thread x2APIC In-Service register bits [255:224]
(R/O)
818H 2072 IA32_EXT_XAPIC_
TMR0
Thread x2APIC Trigger Mode register bits [31:0] (R/O)
819H 2073 IA32_EXT_XAPIC_
TMR1
Thread x2APIC Trigger Mode register bits [63:32]
(R/O)
81AH 2074 IA32_EXT_XAPIC_
TMR2
Thread x2APIC Trigger Mode register bits [95:64]
(R/O)
81BH 2075 IA32_EXT_XAPIC_
TMR3
Thread x2APIC Trigger Mode register bits [127:96]
(R/O)
81CH 2076 IA32_EXT_XAPIC_
TMR4
Thread x2APIC Trigger Mode register bits [159:128]
(R/O)
81DH 2077 IA32_EXT_XAPIC_
TMR5
Thread x2APIC Trigger Mode register bits [191:160]
(R/O)
81EH 2078 IA32_EXT_XAPIC_
TMR6
Thread x2APIC Trigger Mode register bits [223:192]
(R/O)
81FH 2079 IA32_EXT_XAPIC_
TMR7
Thread x2APIC Trigger Mode register bits [255:224]
(R/O)
820H 2080 IA32_EXT_XAPIC_
IRR0
Thread x2APIC Interrupt Request register bits [31:0]
(R/O)
821H 2081 IA32_EXT_XAPIC_
IRR1
Thread x2APIC Interrupt Request register bits [63:32]
(R/O)
822H 2082 IA32_EXT_XAPIC_
IRR2
Thread x2APIC Interrupt Request register bits [95:64]
(R/O)
823H 2083 IA32_EXT_XAPIC_
IRR3
Thread x2APIC Interrupt Request register bits
[127:96] (R/O)
824H 2084 IA32_EXT_XAPIC_
IRR4
Thread x2APIC Interrupt Request register bits
[159:128] (R/O)
Table B-5. MSRs in Processors Based on Intel Microarchitecture (Contd.)(Nehalem)
Register
Address Register Name
Scope
Bit Description
Hex Dec