Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-91
MODEL-SPECIFIC REGISTERS (MSRS)
2 In Order Queue Depth. (R)
Indicates whether the in order
queue depth for the system bus is
1 (1) or up to 12 (0) as set by the
strapping of A7#. The value in this
bit is written on the deassertion of
RESET#; the bit is set to 1 when
the address bus signal is asserted.
3 MCERR# Observation Disabled.
(R)
Indicates whether MCERR#
observation is enabled (0) or
disabled (1) as determined by the
strapping of A9#. The value in this
bit is written on the deassertion of
RESET#; the bit is set to 1 when
the address bus signal is asserted.
4 BINIT# Observation Enabled. (R)
Indicates whether BINIT#
observation is enabled (0) or
disabled (1) as determined by the
strapping of A10#. The value in
this bit is written on the
deassertion of RESET#; the bit is
set to 1 when the address bus
signal is asserted.
6:5 APIC Cluster ID. (R)
Contains the logical APIC cluster ID
value as set by the strapping of
A12# and A11#. The logical
cluster ID value is written into the
field on the deassertion of
RESET#; the field is set to 1 when
the address bus signal is asserted.
Table B-6. MSRs in the Pentium 4 and Intel Xeon Processors (Contd.)
Register
Address
Register Name
Fields and Flags
Model
Avail-
ability
Shared/
Unique
1
Bit Description
Hex Dec