Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-93
MODEL-SPECIFIC REGISTERS (MSRS)
3 Address/Request Error Checking
Disable. (R/W)
Set to disable (default); clear to
enable.
4 Initiator MCERR# Disable. (R/W)
Set to disable MCERR# driving for
initiator bus requests (default);
clear to enable.
5 Internal MCERR# Disable. (R/W)
Set to disable MCERR# driving for
initiator internal errors (default);
clear to enable.
6 BINIT# Driver Disable. (R/W)
Set to disable BINIT# driver
(default); clear to enable driver.
63:7 Reserved.
2CH 44 MSR_EBC_
FREQUENCY_ID
2,3, 4,
6
Shared Processor Frequency
Configuration.
The bit field layout of this MSR
varies according to the MODEL
value in the CPUID version
information. The following bit field
layout applies to Pentium 4 and
Xeon Processors with MODEL
encoding equal or greater than 2.
(R) The field Indicates the current
processor frequency configuration.
15:0 Reserved.
Table B-6. MSRs in the Pentium 4 and Intel Xeon Processors (Contd.)
Register
Address
Register Name
Fields and Flags
Model
Avail-
ability
Shared/
Unique
1
Bit Description
Hex Dec