Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-97
MODEL-SPECIFIC REGISTERS (MSRS)
181H 385 MSR_MCG_RBX 0, 1, 2,
3, 4, 6
Unique Machine Check EBX/RBX Save
State.
See Section 14.3.2.6, “IA32_MCG
Extended Machine Check State
MSRs.
63:0 Contains register state at time of
machine check error. When in non-
64-bit modes at the time of the
error, bits 63-32 do not contain
valid data.
182H 386 MSR_MCG_RCX 0, 1, 2,
3, 4, 6
Unique Machine Check ECX/RCX Save
State.
See Section 14.3.2.6, “IA32_MCG
Extended Machine Check State
MSRs.
63:0 Contains register state at time of
machine check error. When in non-
64-bit modes at the time of the
error, bits 63-32 do not contain
valid data.
183H 387 MSR_MCG_RDX 0, 1, 2,
3, 4, 6
Unique Machine Check EDX/RDX Save
State.
See Section 14.3.2.6, “IA32_MCG
Extended Machine Check State
MSRs.
63:0 Contains register state at time of
machine check error. When in non-
64-bit modes at the time of the
error, bits 63-32 do not contain
valid data.
184H 388 MSR_MCG_RSI 0, 1, 2,
3, 4, 6
Unique Machine Check ESI/RSI Save
State.
See Section 14.3.2.6, “IA32_MCG
Extended Machine Check State
MSRs.
Table B-6. MSRs in the Pentium 4 and Intel Xeon Processors (Contd.)
Register
Address
Register Name
Fields and Flags
Model
Avail-
ability
Shared/
Unique
1
Bit Description
Hex Dec