Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-98 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
63:0 Contains register state at time of
machine check error. When in non-
64-bit modes at the time of the
error, bits 63-32 do not contain
valid data.
185H 389 MSR_MCG_RDI 0, 1, 2,
3, 4, 6
Unique Machine Check EDI/RDI Save
State.
See Section 14.3.2.6, “IA32_MCG
Extended Machine Check State
MSRs.
63:0 Contains register state at time of
machine check error. When in non-
64-bit modes at the time of the
error, bits 63-32 do not contain
valid data.
186H 390 MSR_MCG_RBP 0, 1, 2,
3, 4, 6
Unique Machine Check EBP/RBP Save
State.
See Section 14.3.2.6, “IA32_MCG
Extended Machine Check State
MSRs.
63:0 Contains register state at time of
machine check error. When in non-
64-bit modes at the time of the
error, bits 63-32 do not contain
valid data.
187H 391 MSR_MCG_RSP 0, 1, 2,
3, 4, 6
Unique Machine Check ESP/RSP Save
State.
See Section 14.3.2.6, “IA32_MCG
Extended Machine Check State
MSRs.
63:0 Contains register state at time of
machine check error. When in non-
64-bit modes at the time of the
error, bits 63-32 do not contain
valid data.
Table B-6. MSRs in the Pentium 4 and Intel Xeon Processors (Contd.)
Register
Address
Register Name
Fields and Flags
Model
Avail-
ability
Shared/
Unique
1
Bit Description
Hex Dec