Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-99
MODEL-SPECIFIC REGISTERS (MSRS)
188H 392 MSR_MCG_RFLAGS 0, 1, 2,
3, 4, 6
Unique Machine Check EFLAGS/RFLAG
Save State.
See Section 14.3.2.6, “IA32_MCG
Extended Machine Check State
MSRs.
63:0 Contains register state at time of
machine check error. When in non-
64-bit modes at the time of the
error, bits 63-32 do not contain
valid data.
189H 393 MSR_MCG_RIP 0, 1, 2,
3, 4, 6
Unique Machine Check EIP/RIP Save
State.
See Section 14.3.2.6, “IA32_MCG
Extended Machine Check State
MSRs.
63:0 Contains register state at time of
machine check error. When in non-
64-bit modes at the time of the
error, bits 63-32 do not contain
valid data.
18AH 394 MSR_MCG_MISC 0, 1, 2,
3, 4, 6
Unique Machine Check Miscellaneous.
See Section 14.3.2.6, “IA32_MCG
Extended Machine Check State
MSRs.
0 DS.
When set, the bit indicates that a
page assist or page fault occurred
during DS normal operation. The
processors response is to shut
down.
The bit is used as an aid for
debugging DS handling code. It is
the responsibility of the user (BIOS
or operating system) to clear this
bit for normal operation.
63:1 Reserved.
Table B-6. MSRs in the Pentium 4 and Intel Xeon Processors (Contd.)
Register
Address
Register Name
Fields and Flags
Model
Avail-
ability
Shared/
Unique
1
Bit Description
Hex Dec