Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-105
MODEL-SPECIFIC REGISTERS (MSRS)
When this flag is set and the
processor is in the stop-clock state
(STPCLK# is asserted), asserting
the FERR# pin signals to the
processor that an interrupt (such
as, INIT#, BINIT#, INTR, NMI, SMI#,
or RESET#) is pending and that
the processor should return to
normal operation to handle the
interrupt.
This flag does not affect the
normal operation of the FERR# pin
(to indicate an unmasked floating-
point error) when the STPCLK#
pin is not asserted.
11 Branch Trace Storage
Unavailable (BTS_UNAVILABLE).
(R). see Table B-2
When set, the processor does not
support branch trace storage
(BTS); when clear, BTS is
supported.
12 PEBS_UNAVILABLE: Precise
Event Based Sampling
Unavailable. (R). see Table B-2
When set, the processor does not
support precise event-based
sampling (PEBS); when clear, PEBS
is supported.
13 3 TM2 Enable. (R/W)
When this bit is set (1) and the
thermal sensor indicates that the
die temperature is at the pre-
determined threshold, the
Thermal Monitor 2 mechanism is
engaged. TM2 will reduce the bus
to core ratio and voltage according
to the value last written to
MSR_THERM2_CTL bits 15:0.
Table B-6. MSRs in the Pentium 4 and Intel Xeon Processors (Contd.)
Register
Address
Register Name
Fields and Flags
Model
Avail-
ability
Shared/
Unique
1
Bit Description
Hex Dec