Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-108 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
18 PLATFORM Requirements.
When set to 1, indicates the
processor has specific platform
requirements. The details of the
platform requirements are listed in
the respective data sheets of the
processor.
63:19 Reserved.
1D7H 471 MSR_LER_FROM_LIP 0, 1, 2,
3, 4, 6
Unique Last Exception Record From
Linear IP. (R)
Contains a pointer to the last
branch instruction that the
processor executed prior to the
last exception that was generated
or the last interrupt that was
handled.
See Section 18.7.7, “Last
Exception Records.
31:0 From Linear IP.
Linear address of the last branch
instruction.
63:32 Reserved.
1D7H 471 63:0 Unique From Linear IP.
Linear address of the last branch
instruction (If IA-32e mode is
active).
1D8H 472 MSR_LER_TO_LIP 0, 1, 2,
3, 4, 6
Unique Last Exception Record To Linear
IP. (R)
This area contains a pointer to the
target of the last branch
instruction that the processor
executed prior to the last
exception that was generated or
the last interrupt that was
handled.
See Section 18.7.7, “Last
Exception Records.
Table B-6. MSRs in the Pentium 4 and Intel Xeon Processors (Contd.)
Register
Address
Register Name
Fields and Flags
Model
Avail-
ability
Shared/
Unique
1
Bit Description
Hex Dec