Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-111
MODEL-SPECIFIC REGISTERS (MSRS)
203H 515 IA32_MTRR_
PHYSMASK1
0, 1, 2,
3, 4, 6
Shared Variable Range Mask MTRR.
See Section 10.11.2.3, “Variable
Range MTRRs.
204H 516 IA32_MTRR_
PHYSBASE2
0, 1, 2,
3, 4, 6
Shared Variable Range Mask MTRR.
See Section 10.11.2.3, “Variable
Range MTRRs.
205H 517 IA32_MTRR_
PHYSMASK2
0, 1, 2,
3, 4, 6
Shared Variable Range Mask MTRR.
See Section 10.11.2.3, “Variable
Range MTRRs”.
206H 518 IA32_MTRR_
PHYSBASE3
0, 1, 2,
3, 4, 6
Shared Variable Range Mask MTRR.
See Section 10.11.2.3, “Variable
Range MTRRs.
207H 519 IA32_MTRR_
PHYSMASK3
0, 1, 2,
3, 4, 6
Shared Variable Range Mask MTRR.
See Section 10.11.2.3, “Variable
Range MTRRs.
208H 520 IA32_MTRR_
PHYSBASE4
0, 1, 2,
3, 4, 6
Shared Variable Range Mask MTRR.
See Section 10.11.2.3, “Variable
Range MTRRs.
209H 521 IA32_MTRR_
PHYSMASK4
0, 1, 2,
3, 4, 6
Shared Variable Range Mask MTRR.
See Section 10.11.2.3, “Variable
Range MTRRs.
20AH 522 IA32_MTRR_
PHYSBASE5
0, 1, 2,
3, 4, 6
Shared Variable Range Mask MTRR.
See Section 10.11.2.3, “Variable
Range MTRRs.
20BH 523 IA32_MTRR_
PHYSMASK5
0, 1, 2,
3, 4, 6
Shared Variable Range Mask MTRR.
See Section 10.11.2.3, “Variable
Range MTRRs.
20CH 524 IA32_MTRR_
PHYSBASE6
0, 1, 2,
3, 4, 6
Shared Variable Range Mask MTRR.
See Section 10.11.2.3, “Variable
Range MTRRs.
20DH 525 IA32_MTRR_
PHYSMASK6
0, 1, 2,
3, 4, 6
Shared Variable Range Mask MTRR.
See Section 10.11.2.3, “Variable
Range MTRRs.
Table B-6. MSRs in the Pentium 4 and Intel Xeon Processors (Contd.)
Register
Address
Register Name
Fields and Flags
Model
Avail-
ability
Shared/
Unique
1
Bit Description
Hex Dec