Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-119
MODEL-SPECIFIC REGISTERS (MSRS)
26 ENABLE_PEBS_OTH_THR. (R/W)
Enables PEBS for the target logical
processor when set; disables PEBS
when clear (default).
See Section 18.19.3,
“IA32_PEBS_ENABLE MSR,” for an
explanation of the target logical
processor.
This bit is reserved for IA-32
processors that do not support
Intel Hyper-Threading Technology.
63:27 Reserved.
3F2H 1010 MSR_PEBS_MATRIX
_VERT
0, 1, 2,
3, 4, 6
Shared See Table A-14.
400H 1024 IA32_MC0_CTL 0, 1, 2,
3, 4, 6
Shared See Section 14.3.2.1,
“IA32_MCi_CTL MSRs.
401H 1025 IA32_MC0_STATUS 0, 1, 2,
3, 4, 6
Shared See Section 14.3.2.2,
“IA32_MCi_STATUS MSRS.
402H 1026 IA32_MC0_ADDR 0, 1, 2,
3, 4, 6
Shared See Section 14.3.2.3,
“IA32_MCi_ADDR MSRs.
The IA32_MC0_ADDR register is
either not implemented or
contains no address if the ADDRV
flag in the IA32_MC0_STATUS
register is clear.
When not implemented in the
processor, all reads and writes to
this MSR will cause a general-
protection exception.
403H 1027 IA32_MC0_MISC 0, 1, 2,
3, 4, 6
Shared See Section 14.3.2.4,
“IA32_MCi_MISC MSRs.
The IA32_MC0_MISC MSR is either
not implemented or does not
contain additional information if
the MISCV flag in the
IA32_MC0_STATUS register is
clear.
Table B-6. MSRs in the Pentium 4 and Intel Xeon Processors (Contd.)
Register
Address
Register Name
Fields and Flags
Model
Avail-
ability
Shared/
Unique
1
Bit Description
Hex Dec