Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-120 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
When not implemented in the
processor, all reads and writes to
this MSR will cause a general-
protection exception.
404H 1028 IA32_MC1_CTL 0, 1, 2,
3, 4, 6
Shared See Section 14.3.2.1,
“IA32_MCi_CTL MSRs.
405H 1029 IA32_MC1_STATUS 0, 1, 2,
3, 4, 6
Shared See Section 14.3.2.2,
“IA32_MCi_STATUS MSRS.
406H 1030 IA32_MC1_ADDR 0, 1, 2,
3, 4, 6
Shared See Section 14.3.2.3,
“IA32_MCi_ADDR MSRs.
The IA32_MC1_ADDR register is
either not implemented or
contains no address if the ADDRV
flag in the IA32_MC1_STATUS
register is clear.
When not implemented in the
processor, all reads and writes to
this MSR will cause a general-
protection exception.
407H 1031 IA32_MC1_MISC Shared See Section 14.3.2.4,
“IA32_MCi_MISC MSRs.
The IA32_MC1_MISC MSR is either
not implemented or does not
contain additional information if
the MISCV flag in the
IA32_MC1_STATUS register is
clear.
When not implemented in the
processor, all reads and writes to
this MSR will cause a general-
protection exception.
408H 1032 IA32_MC2_CTL 0, 1, 2,
3, 4, 6
Shared See Section 14.3.2.1,
“IA32_MCi_CTL MSRs.
409H 1033 IA32_MC2_STATUS 0, 1, 2,
3, 4, 6
Shared See Section 14.3.2.2,
“IA32_MCi_STATUS MSRS.
Table B-6. MSRs in the Pentium 4 and Intel Xeon Processors (Contd.)
Register
Address
Register Name
Fields and Flags
Model
Avail-
ability
Shared/
Unique
1
Bit Description
Hex Dec