Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-132 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
B.6 MSRS IN INTEL
®
CORE
SOLO AND INTEL
®
CORE
DUO PROCESSORS
Model-specific registers (MSRs) for Intel Core Solo, Intel Core Duo processors, and
Dual-core Intel Xeon processor LV are listed in Table B-9. The column
“Shared/Unique” applies to Intel Core Duo processor. “Unique” means each
processor core has a separate MSR, or a bit field in an MSR governs only a core inde-
pendently. “Shared” means the MSR or the bit field in an MSR address governs the
operation of both processor cores.
Table B-9. MSRs in Intel Core Solo, Intel Core Duo Processors, and Dual-Core Intel
Xeon Processor LV
Register
Address Register Name
Shared/
Unique Bit Description
Hex Dec
0H 0 P5_MC_ADDR Unique See Appendix B.9, “MSRs in Pentium
Processors.” and see Table B-2
1H 1 P5_MC_TYPE Unique See Appendix B.9, “MSRs in Pentium
Processors.” and see Table B-2
6H 6 IA32_MONITOR_
FILTER_SIZE
Unique See Section 7.11.5, “Monitor/Mwait Address
Range Determination.” and see Table B-2
10H 16 IA32_TIME_
STAMP_COUNTER
Unique See Section 18.11, “Time-Stamp Counter.” and
see Table B-2
17H 23 IA32_PLATFORM_
ID
Shared Platform ID. (R) see Table B-2
The operating system can use this MSR to
determine “slot” information for the processor
and the proper microcode update to load.
1BH 27 IA32_APIC_BASE Unique See Section 9.4.4, “Local APIC Status and
Location.” and see Table B-2
2AH 42 MSR_EBL_CR_
POWERON
Shared Processor Hard Power-On Configuration.
(R/W)
Enables and disables processor features; (R)
indicates current processor configuration.
0 Reserved.
1 Data Error Checking Enable. (R/W)
1 = Enabled; 0 = Disabled
Note: Not all processor implements R/W.
2 Response Error Checking Enable. (R/W)
1 = Enabled; 0 = Disabled
Note: Not all processor implements R/W.