Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-134 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
3AH 58 IA32_FEATURE_
CONTROL
Unique Control Features in IA-32 Processor. (R/W)
see Table B-2
40H 64 MSR_
LASTBRANCH_0
Unique Last Branch Record 0. (R/W)
One of 8 last branch record registers on the
last branch record stack: bits 31-0 hold the
‘from’ address and bits 63-32 hold the ‘to’
address. See also:
Last Branch Record Stack TOS at 1C9H
•Section 18.9,Last Branch, Interrupt, and
Exception Recording (Pentium M
Processors).
41H 65 MSR_
LASTBRANCH_1
Unique Last Branch Record 1. (R/W)
See description of MSR_LASTBRANCH_0.
42H 66 MSR_
LASTBRANCH_2
Unique Last Branch Record 2. (R/W)
See description of MSR_LASTBRANCH_0.
43H 67 MSR_
LASTBRANCH_3
Unique Last Branch Record 3. (R/W)
See description of MSR_LASTBRANCH_0.
44H 68 MSR_
LASTBRANCH_4
Unique Last Branch Record 4. (R/W)
See description of MSR_LASTBRANCH_0.
45H 69 MSR_
LASTBRANCH_5
Unique Last Branch Record 5. (R/W)
See description of MSR_LASTBRANCH_0.
46H 70 MSR_
LASTBRANCH_6
Unique Last Branch Record 6. (R/W)
See description of MSR_LASTBRANCH_0.
47H 71 MSR_
LASTBRANCH_7
Unique Last Branch Record 7. (R/W)
See description of MSR_LASTBRANCH_0.
79H 121 IA32_BIOS_
UPDT_TRIG
Unique BIOS Update Trigger Register (R/W). see
Table B-2
8BH 139 IA32_BIOS_
SIGN_ID
Unique BIOS Update Signature ID (RO). see
Table B-2
C1H 193 IA32_PMC0 Unique Performance counter register. see Table B-2
C2H 194 IA32_PMC1 Unique Performance counter register. see Table B-2
Table B-9. MSRs in Intel Core Solo, Intel Core Duo Processors, and Dual-Core Intel
Xeon Processor LV (Contd.)
Register
Address Register Name
Shared/
Unique Bit Description
Hex Dec