Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-136 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
23 L2 Not Present. (RO)
0 = L2 Present
1 = L2 Not Present
63:24 Reserved.
174H 372 IA32_SYSENTER
_CS
Unique see Table B-2
175H 373 IA32_SYSENTER
_ESP
Unique see Table B-2
176H 374 IA32_SYSENTER
_EIP
Unique see Table B-2
179H 377 IA32_MCG_CAP Unique see Table B-2
17AH 378 IA32_MCG_
STATUS
Unique
0 RIPV.
When set, this bit indicates that the
instruction addressed by the instruction
pointer pushed on the stack (when the
machine check was generated) can be used to
restart the program. If this bit is cleared, the
program cannot be reliably restarted
1 EIPV.
When set, this bit indicates that the
instruction addressed by the instruction
pointer pushed on the stack (when the
machine check was generated) is directly
associated with the error.
2 MCIP.
When set, this bit indicates that a machine
check has been generated. If a second
machine check is detected while this bit is still
set, the processor enters a shutdown state.
Software should write this bit to 0 after
processing a machine check exception.
Table B-9. MSRs in Intel Core Solo, Intel Core Duo Processors, and Dual-Core Intel
Xeon Processor LV (Contd.)
Register
Address Register Name
Shared/
Unique Bit Description
Hex Dec