Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-137
MODEL-SPECIFIC REGISTERS (MSRS)
63:3 Reserved.
186H 390 IA32_
PERFEVTSEL0
Unique see Table B-2
187H 391 IA32_
PERFEVTSEL1
Unique see Table B-2
198H 408 IA32_PERF_STAT
US
Shared see Table B-2
199H 409 IA32_PERF_CTL Unique see Table B-2
19AH 410 IA32_CLOCK_
MODULATION
Unique Clock Modulation. (R/W)
see Table B-2
19BH 411 IA32_THERM_
INTERRUPT
Unique Thermal Interrupt Control. (R/W)
see Table B-2
See Section 13.5.2, “Thermal Monitor.
19CH 412 IA32_THERM_
STATUS
Unique Thermal Monitor Status. (R/W)
see Table B-2.
See Section 13.5.2, “Thermal Monitor”.
19DH 413 MSR_THERM2_
CTL
Unique
15:0 Reserved.
16 TM_SELECT. (R/W)
Mode of automatic thermal monitor:
0 = Thermal Monitor 1 (thermally-initiated
on-die modulation of the stop-clock duty
cycle)
1 = Thermal Monitor 2 (thermally-initiated
frequency transitions)
If bit 3 of the IA32_MISC_ENABLE register is
cleared, TM_SELECT has no effect. Neither
TM1 nor TM2 will be enabled.
63:16 Reserved.
1A0 416 IA32_MISC_
ENABLE
Enable Miscellaneous Processor Features.
(R/W) Allows a variety of processor functions
to be enabled and disabled.
Table B-9. MSRs in Intel Core Solo, Intel Core Duo Processors, and Dual-Core Intel
Xeon Processor LV (Contd.)
Register
Address Register Name
Shared/
Unique Bit Description
Hex Dec