Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-140 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
1D9H 473 IA32_DEBUGCTL Unique Debug Control. (R/W)
Controls how several debug features are used.
Bit definitions are discussed in the referenced
section.
1DDH 477 MSR_LER_FROM_
LIP
Unique Last Exception Record From Linear IP. (R)
Contains a pointer to the last branch
instruction that the processor executed prior
to the last exception that was generated or
the last interrupt that was handled.
1DEH 478 MSR_LER_TO_LIP Unique Last Exception Record To Linear IP. (R)
This area contains a pointer to the target of
the last branch instruction that the processor
executed prior to the last exception that was
generated or the last interrupt that was
handled.
1E0H 480 ROB_CR_
BKUPTMPDR6
Unique
1:0 Reserved
2 Fast String Enable bit. (Default, enabled)
200H 512 MTRRphysBase0 Unique
201H 513 MTRRphysMask0 Unique
202H 514 MTRRphysBase1 Unique
203H 515 MTRRphysMask1 Unique
204H 516 MTRRphysBase2 Unique
205H 517 MTRRphysMask2 Unique
206H 518 MTRRphysBase3 Unique
207H 519 MTRRphysMask3 Unique
208H 520 MTRRphysBase4 Unique
209H 521 MTRRphysMask4 Unique
20AH 522 MTRRphysBase5 Unique
20BH 523 MTRRphysMask5 Unique
Table B-9. MSRs in Intel Core Solo, Intel Core Duo Processors, and Dual-Core Intel
Xeon Processor LV (Contd.)
Register
Address Register Name
Shared/
Unique Bit Description
Hex Dec