Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-142 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
401H 1025 IA32_MC0_
STATUS
Unique See Section 14.3.2.2, “IA32_MCi_STATUS
MSRS.
402H 1026 IA32_MC0_ADDR Unique See Section 14.3.2.3, “IA32_MCi_ADDR MSRs.
The IA32_MC0_ADDR register is either not
implemented or contains no address if the
ADDRV flag in the IA32_MC0_STATUS register
is clear. When not implemented in the
processor, all reads and writes to this MSR will
cause a general-protection exception.
404H 1028 IA32_MC1_CTL Unique See Section 14.3.2.1, “IA32_MCi_CTL MSRs.
405H 1029 IA32_MC1_
STATUS
Unique See Section 14.3.2.2, “IA32_MCi_STATUS
MSRS.
406H 1030 IA32_MC1_ADDR Unique See Section 14.3.2.3, “IA32_MCi_ADDR MSRs.
The IA32_MC1_ADDR register is either not
implemented or contains no address if the
ADDRV flag in the IA32_MC1_STATUS register
is clear. When not implemented in the
processor, all reads and writes to this MSR will
cause a general-protection exception.
408H 1032 IA32_MC2_CTL Unique See Section 14.3.2.1, “IA32_MCi_CTL MSRs.
409H 1033 IA32_MC2_
STATUS
Unique See Section 14.3.2.2, “IA32_MCi_STATUS
MSRS.
40AH 1034 IA32_MC2_ADDR Unique See Section 14.3.2.3, “IA32_MCi_ADDR MSRs.
The IA32_MC2_ADDR register is either not
implemented or contains no address if the
ADDRV flag in the IA32_MC2_STATUS register
is clear. When not implemented in the
processor, all reads and writes to this MSR will
cause a general-protection exception.
40CH 1036 MSR_MC4_CTL Unique See Section 14.3.2.1, “IA32_MCi_CTL MSRs.
40DH 1037 MSR_MC4_
STATUS
Unique See Section 14.3.2.2, “IA32_MCi_STATUS
MSRS.
Table B-9. MSRs in Intel Core Solo, Intel Core Duo Processors, and Dual-Core Intel
Xeon Processor LV (Contd.)
Register
Address Register Name
Shared/
Unique Bit Description
Hex Dec