Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-145
MODEL-SPECIFIC REGISTERS (MSRS)
B.7 MSRS IN THE PENTIUM M PROCESSOR
Model-specific registers (MSRs) for the Pentium M processor are similar to those
described in Section B.8 for P6 family processors. The following table describes new
MSRs and MSRs whose behavior has changed on the Pentium M processor.
48AH 1162 IA32_VMX_
VMCS_ENUM
Unique Capability Reporting Register of VMCS Field
Enumeration. (R/O).
See Appendix G.9, “VMCS Enumeration”
(If CPUID.01H:ECX.[bit 9])
48BH 1163 IA32_VMX_PROCB
ASED_CTLS2
Unique Capability Reporting Register of Secondary
Processor-based VM-execution Controls.
(R/O)
See Appendix G.3, “VM-Execution Controls”
(If CPUID.01H:ECX.[bit 9] and
IA32_VMX_PROCBASED_CTLS[bit 63])
600H 1536 IA32_DS_AREA Unique DS Save Area. (R/W)
see Table B-2.
See Section 18.18.4, “Debug Store (DS)
Mechanism.
31:0 DS Buffer Management Area.
Linear address of the first byte of the DS
buffer management area.
63:32 Reserved.
C000_
0080H
IA32_EFER Unique see Table B-2
10:0 Reserved.
11 Execute Disable Bit Enable.
63:12 Reserved
Table B-9. MSRs in Intel Core Solo, Intel Core Duo Processors, and Dual-Core Intel
Xeon Processor LV (Contd.)
Register
Address Register Name
Shared/
Unique Bit Description
Hex Dec